Follow
Hratch Mangassarian
Hratch Mangassarian
Verified email at google.com
Title
Cited by
Cited by
Year
Improved design debugging using maximum satisfiability
S Safarpour, H Mangassarian, A Veneris, MH Liffiton, KA Sakallah
Formal Methods in Computer Aided Design (FMCAD'07), 13-19, 2007
1512007
QBF-based formal verification: Experience and perspectives
M Benedetti, H Mangassarian
Journal on Satisfiability, Boolean Modeling and Computation 5 (1-4), 133-191, 2009
1002009
A performance-driven QBF-based iterative logic array representation with applications to verification, debug and test
H Mangassarian, A Veneris, S Safarpour, M Benedetti, D Smith
2007 IEEE/ACM International Conference on Computer-Aided Design, 240-245, 2007
602007
Robust QBF encodings for sequential circuits with applications to verification, debug, and test
H Mangassarian, A Veneris, M Benedetti
IEEE Transactions on Computers 59 (7), 981-994, 2010
442010
Maximum circuit activity estimation using pseudo-boolean satisfiability
H Mangassarian, A Veneris, S Safarpour, FN Najm, MS Abadir
2007 Design, Automation & Test in Europe Conference & Exhibition, 1-6, 2007
282007
On statistical timing analysis with inter-and intra-die variations
H Mangassarian, M Anis
Design, Automation and Test in Europe, 132-137, 2005
272005
Trace compaction using SAT-based reachability analysis
S Safarpour, A Veneris, H Mangassarian
2007 Asia and South Pacific Design Automation Conference, 932-937, 2007
202007
Maximum circuit activity estimation using pseudo-boolean satisfiability
H Mangassarian, A Veneris, FN Najm
IEEE Transactions on computer-aided design of integrated circuits and …, 2012
192012
Method, system and computer program for automated hardware design debugging
A Veneris, S Safarpour, MYF Ali, H Mangassarian
US Patent App. 11/556,466, 2008
182008
Non-solution implications using reverse domination in a modern SAT-based debugging environment
B Le, H Mangassarian, B Keng, A Veneris
2012 Design, Automation & Test in Europe Conference & Exhibition (DATE), 629-634, 2012
132012
On error tolerance and engineering change with partially programmable circuits
H Mangassarian, H Yoshida, A Veneris, S Yamashita, M Fujita
17th Asia and South Pacific Design Automation Conference, 695-700, 2012
122012
Debugging RTL using structural dominance
H Mangassarian, B Le, A Veneris
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2013
102013
Debugging with dominance: On-the-fly RTL debug solution implications
H Mangassarian, A Veneris, DE Smith, S Safarpour
2011 IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 587-594, 2011
92011
Fault diagnosis using quantified boolean formulas
H Mangassarian, A Veneris, M Benedetti
Proceedings of the 4th IEEE Silicon Debug and Diagnosis Workshop, Freiburg …, 2007
72007
Leveraging dominators for preprocessing QBF
H Mangassarian, B Le, A Goultiaeva, A Veneris, F Bacchus
2010 Design, Automation & Test in Europe Conference & Exhibition (DATE 2010 …, 2010
52010
A succinct memory model for automated design debugging
B Keng, H Mangassarian, A Veneris
2008 IEEE/ACM International Conference on Computer-Aided Design, 137-142, 2008
52008
Formal methods in computer-aided design
H Mangassarian
University of Toronto (Canada), 2012
22012
Software solutions to automating data analysis and acquisition setup in silicon debug
YS Yang, B Keng, A Veneris, N Nicolici, H Mangassarian
Proc. IEEE SDD Workshop, 2010
12010
A Performance-Driven QBF-Based ILA Representation with Applications to Verification, Debug and Test
H Mangassarian, A Veneris, S Safarpour, M Benedetti, D Smith
International Conference on Computer-aided Design (ICCAD), 1-6, 2007
12007
Pseudo-Boolean satisfiability and quantified Boolean formulas in CAD for VLSI
H Mangassarian
2008
The system can't perform the operation now. Try again later.
Articles 1–20