フォロー
P. Balasubramanian
タイトル
引用先
引用先
A fault tolerance improved majority voter for TMR system architectures
P Balasubramanian, K Prasad
WSEAS Transactions on Circuits and Systems 15, Article #14, 108-122, 2016
692016
High speed gate level synchronous full adder designs
P Balasubramanian, NE Mastorakis
WSEAS Transactions on Circuits and Systems 8 (2), 290-300, 2009
462009
A delay efficient robust self-timed full adder
P Balasubramanian, DA Edwards
IEEE 3rd International Design and Test Workshop, 129-134, 2008
452008
Hardware Optimized and Error Reduced Approximate Adder
P Balasubramanian, DL Maskell
Electronics 8 (11), Article #1212, 1-15, 2019
442019
A latency optimized biased implementation style weak-indication self-timed full adder
P Balasubramanian
Facta Universitatis, Series: Electronics and Energetics 28 (4), 657-671, 2015
442015
A robust asynchronous early output full adder
P Balasubramanian
WSEAS Transactions on Circuits and Systems 10 (7), 221-230, 2011
442011
RB_DSOP: A rule based disjoint sum of products synthesis method
P Balasubramanian, R Arisaka, HR Arabnia
12th International Conference on Computer Design, 39-43, 2012
422012
Low power digital design using modified GDI method
P Balasubramanian, J John
IEEE International Conference on Design and Test of Integrated Systems in …, 2006
402006
A distributed minority and majority voting based redundancy scheme
P Balasubramanian, DL Maskell
Microelectronics Reliability 55 (9-10), 1373-1378, 2015
342015
QDI decomposed DIMS method featuring homogeneous/heterogeneous data encoding
P Balasubramanian, NE Mastorakis
International Conference on Computers, Digital Communications and Computing …, 2011
342011
Performance Comparison of Carry-Lookahead and Carry-Select Adders Based on Accurate and Approximate Additions
P Balasubramanian, N Mastorakis
Electronics 7 (12), Article #369, 1-12, 2018
322018
Self-timed realization of combinational logic
P Balasubramanian, DA Edwards
19th International Workshop on Logic and Synthesis (Co-sponsored by ACM …, 2010
312010
Efficient realization of strongly indicating function blocks
P Balasubramanian, DA Edwards
IEEE Computer Society Annual Symposium on VLSI, 429-432, 2008
312008
Area/latency optimized early output asynchronous full adders and relative-timed ripple carry adders
P Balasubramanian, S Yamashita
SpringerPlus 5 (440 (1)), 1-26, 2016
292016
A new design technique for weakly indicating function blocks
P Balasubramanian, DA Edwards
11th IEEE Workshop on Design and Diagnostics of Electronic Circuits and …, 2008
292008
An Approximate Adder with a Near-Normal Error Distribution: Design, Error Analysis and Practical Application
P Balasubramanian, R Nayar, DL Maskell, NE Mastorakis
IEEE Access 9, 4518-4530, 2021
282021
Power, delay and area comparisons of majority voters relevant to TMR architectures
P Balasubramanian, NE Mastorakis
10th International Conference on Circuits, Systems, Signal and …, 2016
282016
Self-timed section-carry based carry lookahead adders and the concept of alias logic
P Balasubramanian, DA Edwards, WB Toms
Journal of Circuits, Systems, and Computers 22 (4), 1350028-1 - 1350028-24, 2013
262013
Comparative evaluation of quasi-delay-insensitive asynchronous adders corresponding to return-to-zero and return-to-one handshaking
P Balasubramanian
Facta Universitatis, Series: Electronics and Energetics (INVITED PAPER) 31 …, 2018
252018
Self-timed logic and the design of self-timed adders
P Balasubramanian
The University of Manchester, 2010
25*2010
現在システムで処理を実行できません。しばらくしてからもう一度お試しください。
論文 1–20