Follow
David Kung
David Kung
Verified email at us.ibm.com
Title
Cited by
Cited by
Year
Three dimensional integrated circuit
SM Alam, IM Elfadel, KW Guarini, M Ieong, PN Kudva, DS Kung, MA Lavin, ...
US Patent 7,312,487, 2007
3462007
Three dimensional integrated circuit
SM Alam, IM Elfadel, KW Guarini, M Ieong, PN Kudva, DS Kung, MA Lavin, ...
US Patent 7,312,487, 2007
3462007
Three dimensional integrated circuit and method of design
SM Alam, IM Elfadel, KW Guarini, M Ieong, PN Kudva, DS Kung, MA Lavin, ...
US Patent 7,723,207, 2010
2572010
Three dimensional integrated circuit and method of design
SM Alam, IM Elfadel, KW Guarini, M Ieong, PN Kudva, DS Kung, MA Lavin, ...
US Patent 7,723,207, 2010
2572010
Pushing ASIC performance in a power envelope
R Puri, L Stok, J Cohn, D Kung, D Pan, D Sylvester, A Srivastava, ...
Proceedings of the 40th annual Design Automation Conference, 788-793, 2003
2172003
Timing-driven global placement based on geometry-aware timing budgets
JD Cho, DS Kung
US Patent 6,480,991, 2002
1502002
Timing-driven global placement based on geometry-aware timing budgets
JD Cho, DS Kung
US Patent 6,480,991, 2002
1502002
Codenet: A large-scale ai for code dataset for learning a diversity of coding tasks
R Puri, DS Kung, G Janssen, W Zhang, G Domeniconi, V Zolotov, J Dolby, ...
arXiv preprint arXiv:2105.12655, 2021
1242021
Integrated circuit logic with self compensating block delays
P Gupta, FL Heng, DS Kung, DL Ostapko
US Patent 7,084,476, 2006
1102006
Integrated circuit logic with self compensating block delays
P Gupta, FL Heng, DS Kung, DL Ostapko
US Patent 7,084,476, 2006
1102006
Booledozer: Logic synthesis for asics
L Stok, DS Kung, D Brand, AD Drumm, AJ Sullivan, LN Reddy, N Hieter, ...
IBM Journal of Research and Development 40 (4), 407-430, 1996
1001996
Blueconnect: Decomposing all-reduce for deep learning on heterogeneous network hierarchy
M Cho, U Finkler, D Kung, H Hunter
Proceedings of Machine Learning and Systems 1, 241-251, 2019
992019
An integrated environment for technology closure of deep-submicron IC designs
L Trevillyan, D Kung, R Puri, LN Reddy, MA Kazda
IEEE Design & Test of Computers 21 (1), 14-22, 2004
942004
Hazard-non-increasing gate-level optimization algorithms
Kung
1992 IEEE/ACM International Conference on Computer-Aided Design, 631-634, 1992
921992
Powerai ddl
M Cho, U Finkler, S Kumar, D Kung, V Saxena, D Sreedhar
arXiv preprint arXiv:1708.02188, 2017
772017
Project codenet: A large-scale ai for code dataset for learning a diversity of coding tasks
R Puri, DS Kung, G Janssen, W Zhang, G Domeniconi, V Zolotov, J Dolby, ...
arXiv preprint arXiv:2105.12655 1035, 2021
722021
Gate-size selection for standard cell libraries
F Beeftink, P Kudva, D Kung, L Stok
Proceedings of the 1998 IEEE/ACM international conference on Computer-aided …, 1998
591998
Clock tree distribution generation by determining allowed placement regions for clocked elements
WR Migatz, PM Campbell, DJ Hathaway, DS Kung, R Puri, LH Trevillyan
US Patent 7,225,421, 2007
522007
Clock tree distribution generation by determining allowed placement regions for clocked elements
WR Migatz, PM Campbell, DJ Hathaway, DS Kung, R Puri, LH Trevillyan
US Patent 7,225,421, 2007
522007
Minimizing power with flexible voltage islands
R Puri, D Kung, L Stok
2005 IEEE International Symposium on Circuits and Systems, 21-24, 2005
482005
The system can't perform the operation now. Try again later.
Articles 1–20