A Hardware Design Language for Timing-Sensitive Information-Flow Security D Zhang, Y Wang, GE Suh, A Myers ASPLOS, 2015 | 297 | 2015 |
SecDCP: Secure Dynamic Cache Partitioning for Efficient Timing Channel Protection Y Wang, A Ferraiuolo, D Zhang, AC Myers, GE Suh DAC, 2016 | 150 | 2016 |
Efficient Timing Channel Protection for On-Chip Networks Y Wang, GE Suh NOCS, 2012 | 147 | 2012 |
Timing Channel Protection for a shared Memory controller Y Wang, A Ferraiuolo, GE Suh HPCA, 2014 | 139 | 2014 |
Lattice Priority Scheduling: Low-Overhead Timing Channel Protection for a Shared Memory Controller A Ferraiuolo, Y Wang, D Zhang, AC Myers, GE Suh HPCA, 2016 | 26 | 2016 |
Secure Dynamic Memory Scheduling against Timing Channel Attacks Y Wang, B Wu, GE Suh HPCA, 2017 | 12 | 2017 |
A hardware design language for efficient control of timing channels D Zhang, Y Wang, GE Suh, AC Myers | 8 | 2014 |
Full-Processor Timing Channel Protection with Applications to Secure Hardware Compartments A Ferraiuolo, Y Wang, R Xu, D Zhang, A Myers, E Suh | 7 | 2015 |
Quadrisection-Based Task Mapping on Many-Core Processors for Energy-Efficient On-Chip Communication N Michael, Y Wang, GE Suh, A Tang NOCS, 2013 | 4 | 2013 |
Performance Evaluation of On-Chip Sensor Network (SENoC) in MPSoC Y Wang, Y Wang, J Xu, H Yang International Conference on Green Circuits and Systems (ICGCS), 2010 | 3 | 2010 |
Efficient and verifiable timing channel protection for multi-core processors Y Wang Cornell University, 2017 | | 2017 |